https://semiengineering.com/whats-next-for-transistors-and-chiplets/ [semi_logo] Search for: [ ] [Search] Subscribe Zhong Wen English * Home * Systems & Design * Low Power - High Performance * Manufacturing, Packaging & Materials * Test, Measurement & Analytics * Auto, Security & Pervasive Computing * Special Reports * Videos * Jobs * Knowledge Center * Events & Webinars + Events + Webinars * Research & Startups + Industry Research + Startup Corner * MENU + Home + Special Reports + Systems & Design + Low Power-High Performance + Manufacturing, Packaging & Materials + Test, Measurement & Analytics + Auto, Security & Pervasive Computing + Knowledge Center + Videos + Startup Corner + Jobs + Events + Webinars + Industry Research + Special Reports Home > Manufacturing, Packaging & Materials > What's Next For Transistors And Chiplets Manufacturing, Packaging & Materials What's Next For Transistors And Chiplets Imec's SVP drills down into GAA FETs, interconnects, chiplets, and 3D packaging. October 21st, 2021 - By: Mark LaPedus popularity Sri Samavedam, senior vice president of CMOS Technologies at Imec, sat down with Semiconductor Engineering to talk about finFET scaling, gate-all-around transistors, interconnects, packaging, chiplets and 3D SoCs. What follows are excerpts of that discussion. SE: The semiconductor technology roadmap is moving in several different directions. We have traditional logic scaling, but packaging is playing a big role. What's happening here? [Samavedam][Samavedam]Samavedam: Density scaling, which has been the basis for Moore's Law, will continue. If you look at how the number of transistors in chips has evolved over the years, it follows Moore's Law quite closely. Density scaling is happening as expected. But what we're seeing is that you're not getting the performance from general-purpose compute CPUs that we used to in the past. The node-to-node logic device performance has slowed down. So you will have to come up with new materials and device architectures to give you that additional boost in performance at the system level. At Imec, we're also focused on STCO, or system technology co-optimization. There are two approaches to this. We have a bottom-up and a top-down approach. By bottom-up, what I mean is you look at technologies beyond just scaling to give you performance at a system level. For example, you may need a new cooling technology that enables you to break through the power wall and gives you a system-level performance. There are also different memory architectures and novel memories that give you a performance improvement in a machine learning system, for example. Then, you might have partitioning of the SoC (system-on-a-chip) into logic and memory and connecting them using 3D. These are instances of bottom-up STCO. We are starting to look at a top-down modeling of systems to identify specs for technologies that benefit most at the system level. This is the top-down approach to STCO. Because you're not seeing the performance from pure scaling, we'll have to look at new devices and STCO to get the system-level benefit. SE: What other trends do you see? Samavedam: The other trend that we observe is that CPUs, which have been the workhorse for general-purpose compute for years, are slowing down. We find more domain-specific architectures showing up. GPUs are a good example. You can look at GPU performance as a function of a number of operations per unit area or number of operations per unit watt. Just look at the GPUs from Nvidia and AMD, for example. They continue to do really well. They take advantage of scaling and they can pack tighter and more efficient cores for workloads that can be parallelized, like graphics processing or machine learning. They don't show the same performance slowdown we're seeing in CPUs. So we expect to see more domain-specific computer architectures going forward. SE: On the transistor side, finFETs have been the workhorse device at the high end. FinFETs have scaled down to 3nm. What's happening here? Samavedam: FinFETs have been the workhorse device for five generations now, starting at 14nm. We've seen it at 14nm, 10nm, 7nm and 5nm as foundry offerings. Intel did introduce finFETs at 22nm. 3nm is also going to be a finFET node, at least for TSMC. If you want logic scaling, you have to scale the standard cell libraries. As you scale the standard cell library going from a 7.5-track to a 6-track or to a 5-track, the active device width that is available to build the finFET is reducing. So you go from three fins at 7.5-track to two fins at 6-track to a single fin device at 5-track. Single fin devices are more variable. This is one of the reasons why finFETs will stop scaling. SE: 3nm appears to be the last node for finFETs. We are beginning to see a transition to nanosheet FETs, which is a gate-all-around (GAA) architecture. What benefits does that provide? [imec1][imec1] Fig. 1: Roadmap for transistors (top image) and interconnect technologies (bottom image). Source: Imec Samavedam: If you replace the single fin with a stack of nanosheets, you can get more device width per footprint, and you can get more drive current per footprint. That's the reason why you're seeing the transition from finFETs to nanosheets. With nanosheets, you can build high-performance 5-track libraries. Nanosheets are also a gate-all-around device. If you surround the channel with a gate, you get much better gate control, which allows you to scale gate length a little more compared to finFETs. FinFETs are trigate devices. They have a gate on three sides of the channel, not all four sides. FinFETs have been scaling, going from 14nm down to 3nm, by scaling the fin pitch. You can get more fins per footprint by scaling fin pitch, and you can also scale the fin height to get more device width. Beyond 3nm, you're hitting the limits of how tall fins can go. As the fins get taller, you can increase the drive current, but there is also a capacitance penalty. If the drive current increase cannot offset the capacitance penalty, it does not make sense to keep scaling the fin height. Also, as you take make finFET structures taller and the space between the fins is shrinking due to fin pitch scaling, it is more challenging to get the gate dielectric and the metal layers wrapped around the fins as you were able to do at relaxed dimensions. So finFET scaling is becoming more challenging, and nanosheets give you a way to get more drive current in the same footprint. SE: What are the other benefits with nanosheet FETs? Samavedam: Let's look at finFETs. If you want to increase the device width, you have to go from one fin to two fins to three fins. It's discrete. In nanosheets, you're stacking nanosheets in an active area. You can vary the widths of the nanosheet and get different device widths. That gives you flexibility in designs. If you want transistors or standard cell libraries with higher and better drive current, you go with a wider sheet. If you want to optimize for capacitance and power, you can go with a narrow sheet. This is an added flexibility that nanosheets provide for designs. SE: What are the manufacturing challenges with nanosheets? Samavedam: The way you form these nanosheets is you first deposit multiple layers of silicon and silicon germanium using epitaxy. Then, you etch out the silicon germanium layers to get the silicon nanosheets. Growing the epi layers is reasonably well understood, but releasing these nanosheets is a challenge. You have to make sure that the silicon germanium etch is selective to silicon. It can't roughen up the silicon channels that are left behind. You want to make sure they don't stick together. As you etch away the silicon germanium, especially if you're using wet etch, you want to make sure that there's no stiction between the sheets. SE: What are the other challenges? Samavedam: The other challenge is more of a performance challenge. In finFETs, the majority of the current conduction is happening along the (110) surface. The sidewall of the fin is (110). That's a good plane for PMOS mobility. Nanosheets are flat. They follow the same orientation as the substrate, so it's a (100) orientation. PMOS takes a hit in drive current performance in the (100) orientation. To regain the performance in the PMOS, you have to stress these channels in the nanosheets. Incorporating stress into the nanosheet is a challenge. Forming multi-Vt devices is another challenge. The way you set the threshold voltage is to change the gate workfunction. So you incorporate different metal layers between the nanosheets to get different threshold voltages. The spacing between the nanosheets is tight. You need to etch one layer away and deposit a second layer to get a second workfunction material for a different threshold voltage. That's quite challenging. SE: Are the fab tools ready for nanosheets? Samavedam: People have been working on gate-all-around structures for a few years now. The tools have come a long way in being able to support the unit processes for nanosheets. There are some challenges in metrology. In the nanosheet device formation, you have a module called the inner spacer, where you're trying to separate the gate from the source/drain. You have to selectively etch the silicon germanium layer and then you fill it with a dielectric and form a spacer. That's a challenging module from a metrology perspective. Controlling the lateral silicon germanium recess and forming the inner spacer, and then making sure that everything works, is challenging. People use scatterometry or optical CD to measure these structures. Sometimes, you may need to combine metrology techniques to get a good handle on the process control. But in general, the tools are available. Selective etch of silicon germanium relative to silicon is an important module. The tool wasn't available in the beginning. Now it's fairly well known how to do that. SE: In nanosheets, EUV lithography will pattern the sheets. Any challenges here? Samavedam: You will have to use single-print EUV, depending on the pitches you pattern. Purely from a lithography perspective, there may not be too many challenges there since EUV lithography is mature now. Nanosheet etch may still be a challenge since there are multiple layers to pattern. SE: In advanced transistors, there are some major challenges with backend-of-the-line (BEOL), where the interconnects are made, right? Samavedam: Our view is that copper dual damascene will scale down to about a 21nm pitch. But the challenge the industry faces is in via resistance. As you scale down the pitches, the via resistance is one that takes off. We've been looking at ways to mitigate the via resistance. You can do it a couple of different ways. You can selectively deposit different materials like ruthenium, molybdenum or tungsten, for example, so that you have a different via material with copper lines. Another way is to scale the liner/barrier material so that there is more room for copper in the vias. You can do it that way down to a 21nm pitch. If you want to scale below 21nm, we believe you have to go to direct metal etch. That's what we refer to as semi-damascene integration. Some people also refer to this as subtractive metallization. You define the lines by direct metal etch. You can form high-aspect ratio lines, so that you can get low resistance lines. But when you go to high-aspect ratio lines, the capacitance is a problem, because you have a lot of overlap area between the two lines. To mitigate that, we plan to introduce air gaps to reduce the capacitance. If you want to do a direct metal etch in the semi-damascene integration, you have to go with metals that can be easily etched. Copper is not one of them. That's why we chose ruthenium. Ruthenium is easier to etch compared to copper, and also it has a low resistance as you scale the linewidth. SE: How far will we be able to scale the nanosheet? Where does Imec's forksheet FET technology come into play? Samavedam: The forksheet FET is an Imec innovation. As you continue to scale track height, you're reducing the active width that is available for the device and the drive strength of the standard cells. This is why nanosheets are preferred over finFETs as track height is scaled. But even nanosheets will run out of steam as you try to scale track height further. You can scale the n-to-p space between the NMOS device and the PMOS device in the standard cell to create more active device width. You can scale that space by etching and forming a narrow dielectric wall. And that's how the forksheet device comes about. It gives you more active width in the same footprint compared to the nanosheet, and it also has lower parasitic capacitance, which results in about a 10% performance benefit over nanosheets. It uses a lot of the integration infrastructure that we have already set up with nanosheets. It's a way to extend the nanosheets by maybe one more generation. Between nanosheets and forksheets, we believe there'll be about three more generations. So we will have 2nm and 14 angstrom, and likely 10 angstrom nodes with nanosheets and forksheets. [Header_TEM-forksheets_horizontal-crop] [Header_TEM-forksheets_horizontal-crop] Fig. 2: Imec's forksheet FET. SE: Where does packaging and chiplets fit here? Samavedam: There are many high-performance systems today that use 2.5D or 3D integration. In some cases, companies take an SoC and partition it into different functions, such as logic, memory, and I/ Os. Each of those functions are built using different chiplets. Sometimes, they use different CMOS technologies. They put them together using different 3D interconnect technologies like interposers, die-to-wafer microbump bonding, or die-to-wafer hybrid bonding. We refer to this as the chiplet approach. That's happening in high-performance, and eventually it will trickle down to mobile applications. SE: Where is all that heading? Samavedam: The approach the industry is following today is the chiplet approach. Each chip is designed separately and packaged together. What we envision is a true 3D SoC, where the logic and the memory die are co-designed. To do that, you need new EDA tool capabilities. In a true 3D SoC design, the place-and-route and timing closure can happen concurrently in both chips. Today, in the chiplet approach, you need a bus to connect the chiplets. That adds latency between the blocks, and it's not very efficient. If you're able to co-design the chiplets, and you're able to do place-and-route and timing closure as a single SoC, you get a much more efficient compact design. You can avoid redundant buffers, and don't have to worry about latency between these two blocks as you do in the current chiplet approach. We've been working with Cadence. They came up with a tool flow that enables you to do a true SoC 3D co-design between the chiplets. We will see more examples of this approach. The 3D SoC approach will take time, because the EDA tools are just being enabled. SE: Another enabler for 3D packages and 3D SoCs is to scale the bump pitches, right? Samavedam: We have demonstrated microbumps in research going down to 10mm, or even 7mm pitches. But if you look at the microbumps in production, they're saturated at around 30mm pitches or so. If there's enough push from the system companies to scale the interconnect densities, then you'll see more offerings from the OSATs . To enable these tight microbump pitches, the equipment ecosystem needs to mature a little bit. We are partnering with equipment suppliers to do that. Once the EDA tools are enabled, the system companies will start to push for denser interconnects. Then, you will start seeing more of an offering for dense interconnects from the OSATs. SE: How about hybrid bonding? Samavedam: Today, there are several examples of hybrid bonding in production. Image sensor products use this. YMTC used hybrid bonding for connecting periphery logic and memory in 3D NAND. It's a wafer-level technology today. You need clean CMP surfaces to achieve good hybrid bonds. If you do it at the wafer-level, the sizes of the top die and bottom die need to match. That's one of the constraints. If it's a wafer-level process, fabs are more likely to offer this technology than the OSATs. There are examples of die-to-wafer hybrid bonding. There is an example from AMD and TSMC, which was announced recently. So that's an example of hybrid bonding at the die-to-wafer level. SE: What are the challenges with hybrid bonding? Samavedam: You need extreme planarity. That's a constraint. To ensure a good hybrid bond, you need a dielectric that is compatible with copper. We use copper and SiCN as the dielectric. SiCN is a low-temperature deposited dielectric. That gives us the best bonding performance. Preparing the copper SiCN surface for hybrid bonding is still a bit of an art. There are many process optimizations needed in CMP. You have to use multiple CMP steps. You need very good local planarity, as well as global planarity, especially if you're doing it at a wafer level. CMP control and having the right dielectric for hybrid bonding are the two key requirements. SE: How do you define a 3D SoC? Samavedam: You can partition the different functions in a 2D SoC like memory and logic, and design them separately. That's the chiplet approach. What I mean by a 3D SoC is that you co-design the memory and the logic die as a single SoC. The connectivity can be at a much denser level, and you don't have to worry about additional communication overhead between the two chips. It's direct communication. You don't need additional IP, a PHY, or a communication bus between the two chiplets. You can achieve more fine-grained partitions in 3D SoCs. To do that, you need denser interconnects. You also need the EDA tools to support this kind of a co-design. SE: Will we ever see CFETs or devices with 2D materials? Samavedam: 2D materials are promising because they offer high mobilities. They can form very thin atomic channels, so you can scale the gate length more aggressively. But there are also several fundamental materials issues that you have to address. You have to improve the mobility of the channel and contact resistance in the source-drain regions. We don't know how to scale the gate dielectric thickness very well on these 2D materials. The way we build these devices may be quite different. There's a lot of questions to be answered in the coming years to know whether these materials are real enough to make it to the roadmap. SE: What about CFETs? Samavedam: With CFETs, which stands for complementary FETs, the N and P devices are built on top of each other. Imec has demonstrated the concept of CFETs in the last couple of years. Intel has had a couple of papers in 2019 and 2020, as well. The challenge with CFETs is the integration. The integration is complex, and there are different ways of forming CFETs. You can do it in a monolithic fashion, where you're forming the top active area and the bottom active area in the same step, and using a common self-aligned gate to connect the two devices. The challenge here is the need for many new complex unit processes, like high-aspect ratio patterning, high-aspect ratio depositions, etc. Or you can do it in a sequential fashion. In this approach, you build one device and bond a different wafer to process the next device. You can use a different substrate orientation or a different channel material for the top device. Here, the challenge is to connect the top gate to the bottom gate, because they are not self-aligned. One also needs to worry about the impact of the thermal budget of the top device on the bottom device. Void-free bonding between the top and bottom wafer with a thin dielectric in between is also very challenging since there are no good tools to detect these micro-voids. This is the complexity in sequential CFET integration. We are working on both schemes. From a device performance point of view, we believe they can be very similar. We can optimize the architectures for them to have similar performances, but the integration complexity is different in each of them. So that's what we are trying to tackle right now. [Figure-6-TEM-Monolithic-CFET][Figure-6-TEM-Monolithic-CFET] Fig. 3: CFET in action. Source: Imec SE: Traditional logic scaling and packaging/chiplets are more or less parallel paths, right? Samavedam: They will happen in parallel. There are some components of the SoC that are not scaling very well. The I/Os or SRAMs, for example, don't scale as well with logic nodes. So they could be manufactured with the more mature nodes and partitioned using the chiplet approach in a cost-effective way. Partitioning of SoCs into logic and memory is another way to increase the memory bandwidth to improve overall system performance. The chiplet approach and the 3D SoC approach are parallel tracks to conventional logic scaling. SE: Where is all this heading? Samavedam: I don't see innovations in devices and materials, or density scaling, slowing down. We know high-NA (0.55) EUV is coming. That will enable denser patterns in a more cost-effective way compared today's EUV at 0.33 NA. Scaling, as well as device architecture innovations, will continue. The chiplet approach or the 3D SoC approach is something that will happen in parallel to enable future systems scaling. They will all co-exist. Related Stories New Transistor Structures At 3nm/2nm Breaking The 2nm Barrier Bumps Vs. Hybrid Bonding For Advanced Packaging Tags: 2D materials 3D SoC AMD Cadence CFETs chiplets CMP copper dual damascene CPUs EDA epitaxy etch forksheet FETs gate-all-around FETs GPUs IMEC Molybdenum Moore's Law nanosheet FETs Nvidia OSATs ruthenium scaling selective etch semi-damascene integration SiGe STCO system-technology co-optimization TSMC tungsten YMTC Mark LaPedus Mark LaPedus (all posts) Mark LaPedus is Executive Editor for manufacturing at Semiconductor Engineering. 1 comments ## Jan Hoppe says: October 23, 2021 at 7:57 am Lots of information. Some clarity on TSMC 3 nm. Good true pics of transistors. Thanks for Excellency yes in information. As for little me I see that sub nm precision of my in design 3D imaging and chemical analysis is to serve the right direction, thanks Semiconductor Engineering and Imec. PS. GAA is so confined. Heat removal to be solved. Reply Leave a Reply Cancel reply [ ] [ ] [ ] [ ] [ ] [ ] [ ] Comment [ ] Name*[ ] (Note: This name will be displayed publicly) Email*[ ] (This will not be displayed publicly) [Post Comment] [ ] [ ] [ ] [ ] [ ] [ ] [ ] D[ ] Knowledge Centers Blogs Forksheet FET Published on April 30, 2020 Complementary FET (CFET) Published on February 25, 2018 Transistors Published on May 10, 2017 FinFET Published on April 27, 2017 Nanosheet FET Published on January 24, 2017 Moore's Law Published on January 17, 2017 Materials Published on Gate-All-Around FET (GAA FET) Published on January 2, 2017 Technical Papers * Reaching silicon-based NEMS performances with 3D printed nanomechanical resonators October 19, 2021 by Technical Paper Link * Effect Of Environmental Factors On ADAS Sensor Performance (AAA) October 19, 2021 by Technical Paper Link * MXene-GaN van der Waals metal-semiconductor junctions for high performance multiple quantum well photodetectors October 12, 2021 by Technical Paper Link * A quantitative model for the bipolar amplification effect: A new method to determine semiconductor/oxide interface state densities October 12, 2021 by Technical Paper Link * Dual Surface Architectonics for Directed Self-Assembly of Ultrahigh-Resolution Electronics October 11, 2021 by Technical Paper Link Trending Articles What's Next For Transistors And Chiplets Imec's SVP drills down into GAA FETs, interconnects, chiplets, and 3D packaging. by Mark LaPedus Software-Hardware Co-Design Becomes Real Automatic mapping of software onto existing hardware, or using software to drive hardware design, are highly desired but very difficult. by Brian Bailey HBM3: Big Impact On Chip Design New levels of system performance bring new tradeoffs. by Ann Steffora Mutschler PCB And IC Technologies Meet In The Middle Surface mount technology is changing in some surprising ways. by Bryon Moyer Gearing Up For High-NA EUV High-NA EUV scanners could cost nearly $320M each, but big foundries already are lining up. by Mark LaPedus Knowledge Centers Entities, people and technologies explored Learn More Related Articles MicroLEDs Moving From Lab to Fab Bringing the cost down and yield up on microLED is proving to be formidable, but display companies and LED suppliers are working together toward production-worthy solutions. by Laura Peters The Silicon Carbide Race Begins As SiC moves to higher voltages, BEV users get faster charging, extended range, and lower system costs by Patrick Waurzyniak Piecing Together Chiplets Changes that could push this packaging approach into the mainstream, and the challenges ahead. by Mark LaPedus Chipmakers Getting Serious About Integrated Photonics This technology could enable the next wave of Moore's Law. What's needed to make that happen? by Brian Bailey The Great Quantum Computing Race Companies and countries are pouring tens of billions of dollars into different qubit technologies, but it's still too early to predict a winner. by Mark LaPedus Inside Intel's Ambitious Roadmap Five process nodes in four years, high-NA EUV, 3D-ICs, chiplets, hybrid bonding, and more. by Mark LaPedus and Ed Sperling Impact Of GAA Transistors At 3/2nm Some things will get better from a design perspective, while others will be worse. by Brian Bailey Who Owns In-Chip Monitoring Data? Rules are still being formulated even though the technology is already deployed. by Bryon Moyer * Sponsors [se_sp_lam] [se_sp_ASE] [se_sp_umc] [Coventor-L] [se_sp_brew] [se_sp_ebea] [semi-logo-] [tel-logo] [qc_1] [Amkor] [JCET-Stand] * [INS::INS] Advertise with us * [INS::INS] Advertise with us * [INS::INS] Advertise with us * Newsletter Signup Popular Tags 2.5D 5G 7nm AI ANSYS Apple Applied Materials ARM Arteris Atrenta automotive business Cadence EDA eSilicon EUV finFETs GlobalFoundries Google IBM IMEC Intel IoT IP Lam Research machine learning memory Mentor Mentor Graphics Moore's Law Nvidia NXP OneSpin Solutions Qualcomm Rambus Samsung security SEMI Siemens software Sonics Synopsys TSMC UMC verification Recent Comments * Allen Rasafar on Gearing Up For High-NA EUV * Jan Hoppe on What's Next For Transistors And Chiplets * Craig Franklin on Fan-Out And Packaging Challenges * SteveT on Six Things We Might Need For Pervasive Computing * ASA on PCB And IC Technologies Meet In The Middle * Allen Rasafar on EUV's Uncertain Future At 3nm And Below * David Leary on How Chips Age * Anand Chamarthy on Graphene and two-dimensional materials for silicon technology * Abbas on The Verification Mindset * Peter AJ van der Made on How Much Power Will AI Chips Use? * Max Turner on Will Automotive Ethernet Win? * SUHAIMI SELIMAN on Week In Review: Manufacturing, Test * Eric on Advantages Of LPDDR5: A New Clocking Scheme * mark on Why It's The Perfect Time To Be Part Of The RISC-V Revolution * James Snodgrass on Using Better Data To Shorten Test Time * Fred Chen on Intermittent Undefined State Fault in RRAMs * Greg Yeric on Nudging 2D semiconductors forward * SUHAIMI SELIMAN on Evaluating The Impact Of STI Recess Profile Control On Advanced FinFET Device Performance * Does no Matter at the moment on Analyzing Electro-Photonic Systems * B. Couturier on Long-Haul Trucking With Fewer Drivers * SUHAIMI SELIMAN on Short-Circuit Ruggedness In SiC MOSFETs * than T nguyen on The Shortest Path Deception * David Chapman on Will Monolithic 3D DRAM Happen? * than T nguyen on Shortest Resistance Path Deception In ESD Protection Circuit P2P Debug * Akshay Mehra on Is SystemC Broken? * Jeetech Academy on How To Maximize Your Competitiveness In The Semiconductor Industry Using Advanced DFT * Huw Davies @Trameto.com on Why TinyML Is Such A Big Deal * Ali Mahdoum on New Memories Add New Faults * Sunitha Aaraveti on Will Automotive Ethernet Win? * Paul travers on Week In Review: Manufacturing, Test * Chandra on Using Analytics To Reduce Burn-in * Ron Lavallee on Steering The Semiconductor Industry * Theodore wilson on Steering The Semiconductor Industry * Theodore wilson on Education Vs. Training * 2R on Impact Of GAA Transistors At 3/2nm * Jan Hoppe on Modeling Chips From Atoms To Systems * Roddy Urquhart on Is RISC-V The Future? * wondering on Inside Intel's Ambitious Roadmap * alexander odishvili on The Next Advanced Packages * Shameem Khan on Current And Future Packaging Trends * Peterferry on Electric Cars Gain Traction, But Challenges Remain * Kirk Weedman on RISC-V Verification: The 5 Levels Of Simulation-Based Processor Hardware DV * Michael Kanellos on Who Owns In-Chip Monitoring Data? * Anne Meixner on Why Wafer Bumps Are Suddenly So Important * Matt on What's Ahead For DRAM, NAND? * Roy Longbottom on Understanding The Performance Of Processor IP Cores * Will on Is RISC-V The Future? * Jay on Impact Of GAA Transistors At 3/2nm * Ed Sperling on Designing Chips In A 'Lawless' Industry * Raymond Ramirez on Has Computational Storage Finally Arrived? * David Leary on Why Wafer Bumps Are Suddenly So Important * Karthikeyan Ramamurthi on Time To Rethink Memory Chip Design And Verification * Ian Dedic on Designing Chips In A 'Lawless' Industry * juan magallenes on Is RISC-V The Future? * Scott Shadley on Has Computational Storage Finally Arrived? * SUHAIMI SELIMAN on Manufacturing Bits: Aug. 9 * Srinath A on Automotive Lidar Technologies Battle It Out * ProDigit on Chiplets: A Solution For The Shortage Of Chips * Gilbert Humphry on Why EV Battery Design Is So Difficult * Volodymyr Dobrovolskyi on Is RISC-V The Future? * Ann Steffora Mutschler on Data Centers On Wheels * Guoqiao Tao on MicroLEDs Moving From Lab to Fab * Dr. Dev Gupta on Piecing Together Chiplets * Pankaj Mehra on Piecing Together Chiplets * Sylvain on Intel/GF deal: Pros, Cons, Unknowns * Kevin Cameron on Developers Turn To Analog For Neural Nets * Kip Stevenson on IC Data Hot Potato: Who Owns And Manages It? * Tanj on New Transistor Structures At 3nm/2nm * Tanj on Retimers Replacing Redrivers As Signal Speeds Increase * TJN Texas on Behind The Intel-GlobalFoundries Rumor * Lullaby on Chipmakers Getting Serious About Integrated Photonics * Reedman on Foundry Wars Begin * HLector Favabeen on Behind The Intel-GlobalFoundries Rumor * Reedman on CEO Outlook: Chiplets, Longer IC Lifetimes, More End Markets * Ed Sperling on Behind The Intel-GlobalFoundries Rumor * Hank Walker on Behind The Intel-GlobalFoundries Rumor * Fred on Behind The Intel-GlobalFoundries Rumor * Lewis Bosher on The Process Design Kit: Protecting Design Know-How * Benjamin Cheng on CEO Outlook: More Data, More Integration, Same Deadlines * krista on Chipmakers Getting Serious About Integrated Photonics * Jan Hoppe on Cleaning Up During IC Test * Kevin Cameron on Domain-Specific Memory * T.S. Sriram on The Case For Antifuse OTP NVM For Secure & Reliable SoCs * Michael Williams on Cleaning Up During IC Test * Michael Williams on 5G Chips Add Test Challenges * Steffen Capello on Challenges Grow For Finding Chip Defects * Harri W. on Fast, Low-Power Inferencing * Matt on China Speeds Up Advanced Chip Development * Tony on Alternatives to silicon for solar cells * Michael Kanellos on Architectural Considerations For AI * Dr. Dev Gupta on Bumps Vs. Hybrid Bonding For Advanced Packaging * Scott Phillips on Data Centers On Wheels * cybersecuritylawsrc on Preventing Online Fraud * JT SUH on Bumps Vs. Hybrid Bonding For Advanced Packaging * Hugo Pristauz on Bumps Vs. Hybrid Bonding For Advanced Packaging * Joao Geada on Pitching To Your Audience * Gil Russell on Architectural Considerations For AI * Lee H Goldberg on Pitching To Your Audience * SUHAIMI SELIMAN on Manufacturing Bits: June 22 * Pete Johnston on Virtualization In The Car * Steve B on Problems In The Power Grid * JackL on Searching For EUV Mask Defects * Luca De Santis on Scaling Simulation * Triggered on The Increasingly Uneven Race To 3nm/2nm * Hans Diesing on Is There a Practical Test For Rowhammer Vulnerability? * Gabriel Mendez-Hincapi on The Increasingly Uneven Race To 3nm/2nm * Tipalo on There's More To Machine Learning Than CNNs * Erik Jan Marinissen on Is There a Practical Test For Rowhammer Vulnerability? * Baker Mohammad on Is There a Practical Test For Rowhammer Vulnerability? * Ploni on AI Inference Memory System Tradeoffs * Jim Lewis on Continuing Challenges For Open-Source Verification * YOSHIYUKI ANDO on New Transistor Structures At 3nm/2nm * Slav Inger on Automotive IC Shortage Drags On * Jim Lewis on A Price To Be Paid * Allen Rasafar on E-beam Inspection Makes Inroads * Ron Laugesen on Innovation In C-PHY * Seeker on Foundry Wars Begin * Reiner Franke on Technology Access Discriminates * Kevin Cameron on Power Optimization: What's Next? * peter j connell on HBM Takes On A Much Bigger Role Manufacturing Bits: Oct. 26 Mark LaPedus Strategies For Meeting Stringent... Prasad Bachiraju [se_logo_bl] About * About us * Contact us * Advertising on SemiEng * Newsletter SignUp Navigation * Homepage * Special Reports * Systems & Design * Low Power-High Perf * Manufacturing, Packaging & Materials * Test, Measurement & Analytics * Auto, Security & Pervasive Computing * Videos * Jobs * Events * Webinars * Knowledge Centers * Startup Corner * Bus & Marketing Strategies Connect With Us * Facebook * Twitter @semiEngineering * LinkedIn * YouTube Copyright (c)2013-2021 SMG | Terms of Service | Privacy Policy This site uses cookies. By continuing to use our website, you consent to our Cookies Policy ACCEPT Manage consent Close Privacy Overview This website uses cookies to improve your experience while you navigate through the website. The cookies that are categorized as necessary are stored on your browser as they are essential for the working of basic functionalities of the website. We also use third-party cookies that help us analyze and understand how you use this website. We do not sell any personal information. By continuing to use our website, you consent to our Privacy Policy. If you access other websites using the links provided, please be aware they may have their own privacy policies, and we do not accept any responsibility or liability for these policies or for any personal data which may be collected through these sites. Please check these policies before you submit any personal information to these sites. Necessary [*] Necessary Always Enabled Necessary cookies are absolutely essential for the website to function properly. This category only includes cookies that ensures basic functionalities and security features of the website. These cookies do not store any personal information. Non-necessary [*] Non-necessary Any cookies that may not be particularly necessary for the website to function and is used specifically to collect user personal data via analytics, ads, other embedded contents are termed as non-necessary cookies. It is mandatory to procure user consent prior to running these cookies on your website. SAVE & ACCEPT Quantcast